verilog code for digital clock
2016-08-23
0 0 0
no vote
Other
Earn points
This is a FPGA based Digital Clock Project. It has the capability to display time,set time and reset it. It basically uses 2 mod 60 counters and a mod 24 counter. Each time the seconds counter reaches 60, it is reset and the minute counter is incremented. Every time the minute counter reaches 60, it is reset and the hour counter is incremented. Every time the hour counter reaches 24, it is reset. A clock pulse of 100khz if given to the FPGA which is converted to 1hz using clock division technique. This 1hz clock pulse is used to drive the seconds counter and this is how this project works. It is working and synthesizable i.e. down
verilog
代码
数字钟
Related Source Codes
AXI Host Slave Function Model
0
0
no vote
Axi slave to fifo code
0
0
no vote
DMA Controller Based on AHB
0
0
no vote
Verilog implementation of ldpc code
0
0
no vote
Minimum sum decoding
0
0
no vote
No comment