SDRAM test FPGA
2016-08-23
0 0 0
4.0
Other
Earn points
Application background
DRAM, is dynamic random-access memory synchronous (dynamic random access memory) for short. There is a synchronous interface for dynamic random access memory (DRAM). Usually, there is an asynchronous interface with the DRAM, so it can always respond to the change of the input.. The SDRAM has a synchronous interface, waiting for a clock signal before the response controls input, so that the computer can synchronize with the system bus. The clock is used to drive a finite state machine, and the operation of the instruction is performed by the instruction.. This makes the SDRAM have a more complex operation mode than the asynchronous DRAM (DRAM asynchronous) without the synchronous interface..Key Technology
Very good Verilog based SDRAM test code, debugging several weeks before debugging through, I hope you like.verilog
fpga
测试
sdram
Related Source Codes
AXI Host Slave Function Model
0
0
no vote
Axi slave to fifo code
0
0
no vote
DMA Controller Based on AHB
0
0
no vote
Verilog implementation of ldpc code
0
0
no vote
Minimum sum decoding
0
0
no vote
No comment